PART |
Description |
Maker |
CAT64LC10ZJ CAT64LC10ZP CAT64LC10J-TE7 CAT64LC10J- |
18-Mbit QDR-II SRAM 4-Word Burst Architecture 18-Mbit DDR-II SRAM 2-Word Burst Architecture 36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 4-Mbit (256K x 18) Flow-Through Sync SRAM SPI串行EEPROM SPI Serial EEPROM SPI串行EEPROM
|
Analog Devices, Inc.
|
CY7C1518KV18-300BZXC |
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 4M X 18 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
CY7C1423AV18-250BZC |
36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture 2M X 18 DDR SRAM, 0.45 ns, PBGA165
|
Analog Integrations, Corp.
|
CY7C1429JV18-250BZC CY7C1429JV18-250BZI CY7C1429JV |
4M X 9 DDR SRAM, 0.45 ns, PBGA165 36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture
|
CYPRESS SEMICONDUCTOR CORP
|
CY7C1318CV18-200BZXC |
18-Mbit DDR-II SRAM 2-Word Burst Architecture 1M X 18 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
CY7C1420BV18-250BZC |
36-Mbit DDR-II SRAM 2-Word Burst Architecture 1M X 36 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
CY7C1429AV18 CY7C1422AV18 |
36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture(2字Burst结构36-Mbit DDR-II SIO SRAM) 36兆位的DDR - II二氧化硅的SRAM 2字突发架构(2字突发结36 -兆位的DDR - II二氧化硅的SRAM 36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture(2字Burst结构6-Mbit DDR-II SIO SRAM) 36兆位的DDR - II二氧化硅的SRAM 2字突发架构(2字突发结36 -兆位的DDR - II二氧化硅的SRAM
|
Cypress Semiconductor Corp.
|
HM66AEB18205 HM66AEB18205BP-33 HM66AEB18205BP-30 H |
Memory>Fast SRAM>QDR SRAM 36-Mbit DDR II SRAM Separate I/O 2-word Burst
|
Renesas Technology / Hitachi Semiconductor
|
HM66AEB18204BP-33 HM66AEB18204BP-40 HM66AEB18204BP |
Memory>Fast SRAM>QDR SRAM 36-Mbit DDR II SRAM 4-word Burst
|
Renesas Technology / Hitachi Semiconductor
|
CY7C1277V18-300BZC CY7C1266V18-300BZXC CY7C1266V18 |
36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 4M X 9 DDR SRAM, 0.45 ns, PBGA165 36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 4M X 8 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
CY7C1418AV18-267BZC |
36-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V
|
CYPRESS SEMICONDUCTOR CORP
|
CY7C1319KV18-250BZXC CY7C1319KV18-13 |
18-Mbit DDR II SRAM Four-Word Burst Architecture
|
Cypress Semiconductor
|